## Subject:-DE&M(Code) TH-3Name of faculty: -ABHILASH PANDA

Semester:-5thClass allotted:-5p/wBranch:- Electrical Engg.

| Discipline | Semester:-5th                 | From date:-01/08/23 To date:30/11/23 |              |
|------------|-------------------------------|--------------------------------------|--------------|
| Subject:   | No. of days/ per<br>week 5p/w | Theory/ Practical –Topics/Lesson     | Teaching Aid |
| Week       | Date/Period                   |                                      |              |

| WEEK | Date/Period             |                                                                                                                                                                                                                                                                                                                        |                      |
|------|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|
| 1    | 01/08/23to<br>05/08/23  | <ul> <li>1.1 Binary, Octal, Hexadecimal number systems and compare with Decimal system.</li> <li>Binary addition, subtraction, Multiplication and Division.</li> <li>1.3 1's complement and 2's complement numbers for a binary number</li> <li>1.4 Subtraction of binary numbers in 2's complement method.</li> </ul> | White board & marker |
| 2    | 07/08/23 to<br>12/08/23 | 1.5 Use of weighted and Un-weighted codes & write Binary equivalent number for a number in 8421, Excess-3 and Gray Code and vice-versa.  1.6 Importance of parity Bit.  1.7 Logic Gates: AND, OR, NOT, NAND, NOR and EX-OR gates with truth table.                                                                     | White board & marker |
| 3    | 14/08/23 to<br>9/08/23  | 1.7 Logic Gates: AND, OR, NOT, NAND, NOR and EX-OR gates with truth table. 1.8 Realize AND, OR, NOT operations using NAND, NOR gates. 1.9 Different postulates and De-Morgan's theorems in Boolean algebra.                                                                                                            | White board & marker |
| 4    | 21/08/23 to<br>6/08/23  | 1.10 Use Of Boolean Algebra For Simplification Of Logic Expression 1.11 Karnaugh Map For 2,3,4 Variable, Simplification Of SOP And POS Logic Expression Using K-Map.                                                                                                                                                   | White board & marker |
|      | 28/08/23<br>2/09/23     | 2. COMBINATIONAL LOGIC CIRCUITS     2.1 Give the concept of combinational logic circuits.     2.2 Half adder circuit and verify its functionality using truth table.     2.3 Realize a Half-adder using NAND gates only and NOR gates only.     2.4 Full adder circuit and explain its operation with                  | White board & marker |
|      | 04/09/23 to<br>09/09/23 | 2.5 Realize full-adder using two Half-adders and an OR – gate and write truth table 2.6 Full subtractor circuit and explain its operation with                                                                                                                                                                         | White board & marker |
|      | 11/09/23 to<br>16/09/23 | truth table.  2.7 Operation of 4 X 1 Multiplexers and 1 X 4 demultiplexer  2.8 Working of Binary-Decimal Encoder & 3 X 8 Decoder.                                                                                                                                                                                      | White board & marker |
|      | 18/09/23 to<br>23/09/23 | 2.9 Working of Two bit magnitude comparator.  3. SEQUENTIAL LOGIC CIRCUITS  3.1 Give the idea of Sequential logic circuits.  3.2 State the necessity of clock and give the concept                                                                                                                                     | White board & marker |

| /  |                         | of level clocking and edge triggering, 3.3 Clocked SR flip flop with preset and clear inputs. 3.5 Construct level clocked JK flip flop using S-R flip-flop and explain with truth table                                                                                            |                                    |
|----|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|
| 9  | 25/09/23 to<br>30/09/23 | <ul> <li>3.6 Concept of race around condition and study of master slave JK flip flop.</li> <li>3.7 Give the truth tables of edge triggered D and T flip flops and draw their symbols.</li> <li>3.8 Applications of flip flops.</li> <li>3.9 Define modulus of a counter</li> </ul> | White board & marker               |
| 10 | 03/10/23 to<br>07/10/23 | <ul><li>3.10 4-bit asynchronous counter and its timing diagram.</li><li>3.11 Asynchronous decade counter.</li><li>3.12 4-bit synchronous counter.</li></ul>                                                                                                                        | White board & marker               |
| 11 | 09/10/23 to<br>14/10/23 | <ul> <li>3.13 Distinguish between synchronous and asynchronous counters.</li> <li>3.14 State the need for a Register and list the four types of registers.</li> <li>3.15 Working of SISO, SIPO, PISO, PIPO Register with truth table using flip flop.</li> </ul>                   | White board & marker               |
| 12 | 16/10/23 to 20/10/23    | <ul> <li>4. 8085 MICROPROCESSOR</li> <li>4.1 Introduction to Microprocessors, Microcomputers</li> <li>4.2 Architecture of Intel 8085A Microprocessor and description of each block.</li> <li>4.3 Pin diagram and description.</li> </ul>                                           | White board & marker & smart board |
| 13 | 30/10/23 to<br>04/11/23 | <ul> <li>4.4 Stack, Stack pointer &amp; stack top</li> <li>4.5 Interrupts</li> <li>4.6 Opcode &amp; Operand,</li> <li>4.7 Differentiate between one byte, two byte &amp; three byte instruction with example.</li> <li>4.8 Instruction set of 8085 example</li> </ul>              | White board & marker               |
| 4  | 06/11/23 to<br>11/11/23 | 4.9 Addressing mode 4.10 Fetch Cycle, Machine Cycle, Instruction Cycle, T-State 4.11 Timing Diagram for memory read, memory write, I/O read, I/O write                                                                                                                             | White board & marker               |
| 5  | 13/11/23 to<br>18/11/23 | <ul><li>4.12 Timing Diagram for 8085 instruction</li><li>4.13 Counter and time delay.</li><li>4. 14 Simple assembly language programming of 8085.</li></ul>                                                                                                                        | White board & marker& smart board  |
|    | 20/11/23 to<br>25/11/23 | 5.1 Basic Interfacing Concepts, Memory mapping & I/O mapping 5.2 Functional block diagram and description of each block of Programmable peripheral interface Intel 8255                                                                                                            | White board & marker               |
|    | 28/11/23 to<br>30/11/23 | 5.3 Application using 8255: Seven segment LED display, Square wave generator, Traffic light Controller                                                                                                                                                                             | White board & marker               |

may form

Signature of faculty